15815509278
取消

3M-1

  • 3M-1
  • 3M-1
3M-1
ATTENUATOR
93459
-
YES
3D3323
MONOLITHIC TRIPLE
FIXED DELAY LINE
(SERIES 3D3323)
FEATURES
PACKAGES
8
7
6
5
1
2
3
4
I1
I2
I3
GND
VDD
O1
O2
O3
3D3323M DIP
3D3323H Gull-Wing
1
2
3
4
8
7
6
5
I1
I2
I3
GND
VDD
O1
O2
O3
3D3323Z SOIC
(150 Mil)
14
13
12
11
10
9
8
1
2
3
4
5
6
7
I1
N/C
I2
N/C
I3
N/C
GND
VDD
N/C
O1
N/C
O2
N/C
O3
3D3323 DIP
3D3323G Gull-Wing
3D3323K Unused pins
removed
All-silicon, low-power CMOS technology
Vapor phase, IR and wave solderable
Auto-insertable (DIP pkg.)
Low ground bounce noise
Leading- and trailing-edge accuracy
Delay range: 10 through 6000ns
Delay tolerance: 2% or 1.0ns
Temperature stability: ±3% typ (-40C to 85C)
Vdd stability: ±1% typical (3.0V to 3.6V)
Minimum input pulse width: 20% of total
delay
14-pin DIP available as drop-in replacement for
hybrid delay lines
For mechanical dimensions, click here.
For package marking details, click here.
FUNCTIONAL DESCRIPTION
The 3D3323 Triple Delay Line product family consists of fixed-delay
CMOS integrated circuits. Each package contains three matched,
independent delay lines. Delay values can range from 10ns through
6000ns. The input is reproduced at the output without inversion,
shifted in time as per the user-specified dash number. The 3D3323
is CMOS-compatible and features both rising- and falling-edge
accuracy.
The all-CMOS 3D3323 integrated circuit has been designed as a
reliable, economic alternative to hybrid fixed delay lines. It is offered
in a standard 8-pin auto-insertable DIP and a space saving surface mount 8-pin SOIC.
PIN DESCRIPTIONS
I1 Delay Line 1 Input
I2 Delay Line 2 Input
I3 Delay Line 3 Input
O1 Delay Line 1 Output
O2 Delay Line 2 Output
O3 Delay Line 3 Output
VDD +3.3 Volts
GND Ground
N/C No Connection
TABLE 1: PART NUMBER SPECIFICATIONS
PART NUMBER DELAY INPUT RESTRICTIONS
DIP-8
3D3323M
3D3323H
SOIC-8
3D3323Z
DIP-14
3D3323
3D3323G
DIP-14
3D3323K
PER LINE
(ns)
Max Operating
Frequency
Absolute Max
Oper. Freq.
Min Operating
Pulse Width
Absolute Min
Oper. P.W.
-10 -10 -10 -10
10 ± 1.0
33.3 MHz 100.0 MHz 15.0 ns 5.0 ns
-15 -15 -15 -15
15 ± 1.0
22.2 MHz 100.0 MHz 22.5 ns 5.0 ns
-20 -20 -20 -20
20 ± 1.0
16.7 MHz 100.0 MHz 30.0 ns 5.0 ns
-25 -25 -25 -25
25 ± 1.0
13.3 MHz 83.3 MHz 37.5 ns 6.0 ns
-30 -30 -30 -30
30 ± 1.0
11.1 MHz 71.4 MHz 45.0 ns 7.0 ns
-40 -40 -40 -40
40 ± 1.0
8.33 MHz 62.5 MHz 60.0 ns 8.0 ns
-50 -50 -50 -50
50 ± 1.0
6.67 MHz 50.0 MHz 75.0 ns 10.0 ns
-100 -100 -100 -100
100 ± 2.0
3.33 MHz 25.0 MHz 150.0 ns 20.0 ns
-200 -200 -200 -200
200 ± 4.0
1.67 MHz 12.5 MHz 300.0 ns 40.0 ns
-500 -500 -500 -500
500 ± 10.0
0.67 MHz 5.00 MHz 750.0 ns 100.0 ns
-1000 -1000 -1000 -1000
1000 ± 20
0.33 MHz 2.50 MHz 1500.0 ns 200.0 ns
-6000 -6000 -6000 -6000
6000 ±120
0.05 MHz 0.42 MHz 9000.0 ns 1200.0 ns
NOTE: Any delay between 10 and 6000 ns not shown is also available. 2006 Data Delay Devices
Doc #06017 DATA DELAY DEVICES, INC. 1
5/10/2006 3 Mt. Prospect Ave. Clifton, NJ 07013
3D3323
APPLICATION NOTES
OPERATIONAL DESCRIPTION
The 3D3323 triple delay line architecture is
shown in Figure 1. The individual delay lines are
composed of a number of delay cells connected
in series. Each delay line produces at its output
a replica of the signal present at its input, shifted
in time. The delay lines are matched and share
the same compensation signals, which minimizes
line-to-line delay deviations over temperature and
supply voltage variations.
INPUT SIGNAL CHARACTERISTICS
The Frequency and/or Pulse Width (high or low)
of operation may adversely impact the specified
delay accuracy of the particular device. The
reasons for the dependency of the output delay
accuracy on the input signal characteristics are
varied and complex. Therefore a Maximum and
an Absolute Maximum operating input
frequency and a Minimum and an Absolute
Minimum operating pulse width have been
specified.
OPERATING FREQUENCY
The Absolute Maximum Operating Frequency
specification, tabulated in Table 1, determines
the highest frequency of the delay line input
signal that can be reproduced, shifted in time at
the device output, with acceptable duty cycle
distortion.
The Maximum Operating Frequency
specification determines the highest frequency of
the delay line input signal for which the output
delay accuracy is guaranteed.
To guarantee the Table 1 delay accuracy for
input frequencies higher than the Maximum
Operating Frequency, the 3D3323 must be
tested at the user operating frequency.
Therefore, to facilitate production and device
identification, the part number will include a
custom reference designator identifying the
intended frequency of operation. The
programmed delay accuracy of the device is
guaranteed, therefore, only at the user specified
input frequency. Small input frequency variation
about the selected frequency will only marginally
impact the programmed delay accuracy, if at all.
Nevertheless, it is strongly recommended that
the engineering staff at DATA DELAY
DEVICES be consulted.
OPERATING PULSE WIDTH
The Absolute Minimum Operating Pulse
Width (high or low) specification, tabulated in
Table 1, determines the smallest Pulse Width of
the delay line input signal that can be
reproduced, shifted in time at the device output,
with acceptable pulse width distortion.
The Minimum Operating Pulse Width (high or
low) specification determines the smallest Pulse
Width of the delay line input signal for which the
output delay accuracy tabulated in Table 1 is
guaranteed.
To guarantee the Table 1 delay accuracy for
input pulse width smaller than the Minimum
Operating Pulse Width, the 3D3323 must be
tested at the user operating pulse width.
Therefore, to facilitate production and device
identification, the part number will include a
O1
I1
Dela
y
Dela
y
Dela
y
O2
I2
O3
I3
Temp & VDD
Compensatio
VDD
GND
Figure 1: 3D3323 Functional Diagram
Doc #06017 DATA DELAY DEVICES, INC. 2
5/10/2006 Tel: 973-773-2299 Fax: 973-773-9672 http://www.datadelay.com
3D3323
Doc #06017 DATA DELAY DEVICES, INC. 3
5/10/2006 3 Mt. Prospect Ave. Clifton, NJ 07013
APPLICATION NOTES (CONT’D)
custom reference designator identifying the
intended frequency and duty cycle of operation.
The programmed delay accuracy of the device is
guaranteed, therefore, only for the user specified
input characteristics. Small input pulse width
variation about the selected pulse width will only
marginally impact the programmed delay
accuracy, if at all. Nevertheless, it is strongly
recommended that the engineering staff at
DATA DELAY DEVICES be consulted.
POWER SUPPLY AND
TEMPERATURE CONSIDERATIONS
The delay of CMOS integrated circuits is strongly
dependent on power supply and temperature.
The monolithic 3D3323 programmable delay line
utilizes novel and innovative compensation
circuitry to minimize the delay variations induced
by fluctuations in power supply and/or
temperature.
The thermal coefficient is reduced to 300
PPM/C, which is equivalent to a variation , over
the -40C to 85C operating range, of ±3% from
the room-temperature delay settings and/or
1.0ns, whichever is greater. The power supply
coefficient is reduced, over the 3.0V to 3.6V
operating range, to ±1% of the delay settings at
the nominal 3.3VDC power supply and/or 2.0ns,
whichever is greater. It is essential that the
power supply pin be adequately bypassed
and filtered. In addition, the power bus
should be of as low an impedance
construction as possible. Power planes are
preferred.
DEVICE SPECIFICATIONS
TABLE 2: ABSOLUTE MAXIMUM RATINGS
PARAMETER SYMBOL MIN MAX UNITS NOTES
DC Supply Voltage V
DD
-0.3 7.0 V
Input Pin Voltage V
IN
-0.3 V
DD
+0.3 V
Input Pin Current I
IN
-1.0 1.0 mA 25C
Storage Temperature T
STRG
-55 150 C
Lead Temperature T
LEAD
300 C 10 sec
TABLE 3: DC ELECTRICAL CHARACTERISTICS
(-40C to 85C, 3.0V to 3.6V)
PARAMETER SYMBOL MIN MAX UNITS NOTES
Static Supply Current* I
DD
5 mA
High Level Input Voltage V
IH
2.0 V
Low Level Input Voltage V
IL
0.8 V
High Level Input Current I
IH
-1 1
µA
V
IH
= V
DD
Low Level Input Current I
IL
-1 1
µA
V
IL
= 0V
High Level Output Current I
OH
-4.0 mA V
DD
= 4.75V
V
OH
= 2.4V
Low Level Output Current I
OL
4.0 mA V
DD
= 4.75V
V
OL
= 0.4V
Output Rise & Fall Time T
R
& T
F
2 ns C
LD
= 5 pf
*I
DD
(Dynamic) = 3 * C
LD
* V
DD
* F Input Capacitance = 10 pf typical
where: C
LD
= Average capacitance load/line (pf) Output Load Capacitance (C
LD
) = 25 pf max
F = Input frequency (GHz)

Seoul Semiconductor
TE Connectivity
Industrial Mini I/O 8 Position Shielded Modular Plug Connector
Pericom Saronix-eCera
Abracon
XTAL OSC XO 915.0000MHZ CML SMD
Abracon
XTAL OSC XO 122.8800MHZ LVDS SMD
Abracon
91fs 125.00MHZ LVPECL XO
Abracon
135fs Ultra low jitter 5x7mm 2.5V LVDS XO
Abracon
ASDM Series 42.66 MHz 2.5 x 2 mm 3.3 V ±100 ppm Ultra Miniature Clock Oscillator
Wakefield Thermal
Heat Sink Passive Aluminum 12°C/W (12.7 x 6.4 x 8.6 mm)
Aries
Header Cover useful for Mounting Components
Murata
MEMS Gyro Sensor
Phoenix Contact
Circuit Breakers TMC 81D 01A
Weidmuller
Circuit Breakers 1-13-DM-2-01
ROHM Semiconductor
EEPROM I2C BUS(2-Wre) 64K SOP8 EEPROM
Murata Power Solutions
DMS-40LCD Series 4.5 Digit 0.4" LCD Display Digital Panel Voltmeter
Xilinx
CPLD - Complex Programmable Logic Devices XCR3256XL-10TQ144C
Pulse Electronics
Audio Transformers / Signal Transformers 10/100BaseTX SMD PoE 350uH .75Ohms 1-Por
Abracon LLC
FIXED IND 22UH 7.2A 19 MOHM TH
Monolithic Power Systems Inc.
5V PMIC WITH FOUR 2A/2.5A/4.5A/4
关闭
Inquiry
captcha

15815509278

295144934@qq.com
0